

# CS 152/252A Computer Architecture and Engineering



**Lecture 13: Out-of-Order Execution II** 

### The Pentium Chronicles: The People, Passion, and Politics Behind Intel's Landmark Chips

The Pentium Chronicles describes the architecture and key decisions that shaped the P6, Intel's most successful chip to date. As author Robert Colwell recognizes, success is about learning from others, and Chronicles is filled with stories of ordinary, exceptional people as well as frank assessments of "oops" moments, leaving you with a better understanding of what it takes to create and grow a winning product.

https://www.amazon.com/Pentium-Chronicles-Robert-P-Colwell/dp/0471736171





#### **Last Time in Lecture**

- Phases of instruction execution:
  - Fetch/decode/rename/dispatch/issue/execute/complete/commit
- Data-in-ROB design

### **Unified Physical Register File**

(MIPS R10K, Alpha 21264, Intel Pentium 4 & Sandy/Ivy Bridge)

- Rename all architectural registers into a single physical register file during decode, no register values read
- Functional units read and write from single unified register file holding committed and temporary registers in execute
- Commit only updates mapping of architectural register to physical register, no data movement



### **Lifetime of Physical Registers**

- Physical regfile holds committed and speculative values
- Physical registers decoupled from ROB entries (no data in ROB)

```
1d \times 1, (\times 3)
                                     1d P1, (Px)
addi x3, x1, #4
                                     addi P2, P1, #4
sub x6, x7, x9
                                     sub P3, Py, Pz
add x3, x3, x6
                                     add P4, P2, P3
                      Rename
ld x6, (x1)
                                     ld P5, (P1)
add x6, x6, x3
                                     add P6, P5, P4
sd x6, (x1)
                                     sd P6, (P1)
ld x6, (x11)
                                     ld P7, (Pw)
```

When can we reuse a physical register?

When next writer of same architectural register commits



| Physical Regs  |           |                |  |  |  |  |
|----------------|-----------|----------------|--|--|--|--|
| P0<br>P1<br>P2 |           |                |  |  |  |  |
| P3<br>P4       |           | $\blacksquare$ |  |  |  |  |
| P5             | <x6></x6> | р              |  |  |  |  |
| P6             | <x7></x7> | р              |  |  |  |  |
| P7             | <x3></x3> | р              |  |  |  |  |
| P8             | <x1></x1> | р              |  |  |  |  |
|                |           |                |  |  |  |  |
| Pn             |           |                |  |  |  |  |



| 1d x1, 0(x3)   |           |
|----------------|-----------|
| addi x3, x1, 7 | <b>#4</b> |
| sub x6, x7, x  | 6         |
| add x3, x3, x  | 6         |
| ld x6, 0(x1)   |           |
|                |           |

**ROB** 

| use | ex | ор | p1 | PR1 | p2 | PR2 | Rd | LPRd | PRd |
|-----|----|----|----|-----|----|-----|----|------|-----|
|     |    |    |    |     |    |     |    |      |     |
|     |    |    |    |     |    |     |    |      |     |
|     |    |    |    |     |    |     |    |      |     |
|     |    |    |    |     |    |     |    |      |     |
|     |    |    |    |     |    |     |    |      |     |
|     |    |    |    |     |    |     |    |      |     |
|     |    |    |    |     |    |     |    |      |     |

(LPRd requires third read port on Rename Table for each instruction)















### **Repairing Rename at Traps**

- MIPS R10K rename table is repaired by unrenaming instructions in reverse order using the PRd/LPRd fields
- Alpha 21264 had similar physical register file scheme, but kept complete rename table snapshots for each instruction in ROB (80 snapshots total)
  - Flash copy all bits from snapshot to active table in one cycle

## Reorder Buffer Holds Active Instructions (Decoded but not Committed)



Cycle t

**Cycle** *t* + **1** 

### **Separate Issue Window from ROB**

The issue window holds only instructions that have been decoded and renamed but not issued into execution. Has register tags and presence bits, and pointer to ROB entry.

| use | ex | ор | p1 | PR1 | p2 | PR2 | PRd | ROB# |
|-----|----|----|----|-----|----|-----|-----|------|
|     |    |    |    |     |    |     |     |      |
|     |    |    |    |     |    |     |     |      |
|     |    |    |    |     |    |     |     |      |
|     |    |    |    |     |    |     |     |      |

ROB is usually several times larger than issue window – why?

### **Superscalar Register Renaming**

- During decode, instructions allocated new physical destination register
- Source operands renamed to physical register with newest value
- Execution unit only sees physical register numbers



Does this work?

### **Superscalar Register Renaming**



MIPS R10K renames 4 serially-RAW-dependent insts/cycle

### **Load-Store Queue Design**

- After control hazards (branch prediction in next lecture), data hazards through memory are probably next most important bottleneck to superscalar performance
- Modern superscalars use very sophisticated load-store reordering techniques to reduce effective memory latency by allowing loads to be speculatively issued

### **Speculative Store Buffer**



L1 Data Cache

- Just like register updates, stores should not modify the memory until after the instruction is committed. A speculative store buffer is a structure introduced to hold speculative store data.
- During decode, store buffer slot allocated in program order
- Stores split into "store address" and "store data" micro-operations
- "Store address" execution writes tag
- "Store data" execution writes data
- Store commits when oldest instruction and both address and data available:
  - clear speculative bit and eventually move data to cache
- On store abort:
  - clear valid bit

### Load bypass from speculative store buffer



If data in both store buffer and cache, which should we use?

Speculative store buffer

If same address in store buffer twice, which should we use?

Youngest store older than load

### **Memory Dependencies**

■ When can we execute the load?

### **In-Order Memory Queue**

Execute all loads and stores in program order

=> Load and store cannot leave ROB for execution until all previous loads and stores have completed execution

 Can still execute loads and stores speculatively, and outof-order with respect to other instructions

Need a structure to handle memory ordering...

#### **Conservative O-o-O Load Execution**

- Can execute load before store, if addresses known and x4
   != x2
- Each load address compared with addresses of all previous uncommitted stores
  - can use partial conservative check i.e., bottom 12 bits of address, to save hardware
- Don't execute load if any previous store address not known
- (MIPS R10K, 16-entry address queue)

### **Address Speculation**

```
sd x1, (x2)
ld x3, (x4)
```

- Guess that x4!= x2
- Execute load before store address known
- Need to hold all completed but uncommitted load/store addresses in program order
- If subsequently find **x4**==**x**2, squash load and all following instructions
- => Large penalty for inaccurate address speculation

### Memory Dependence Prediction (Alpha 21264)

- Guess that **x4**!= **x2** and execute load before store
- If later find **x4**==**x2**, squash load and all following instructions, but mark load instruction as store-wait
- Subsequent executions of the same load instruction will wait for all previous stores to complete
- Periodically clear store-wait bits

### **Acknowledgements**

- This course is partly inspired by previous MIT 6.823 and Berkeley CS252 computer architecture courses created by my collaborators and colleagues:
  - Arvind (MIT)
  - Krste Asanovic (MIT/UCB)
  - Joel Emer (Intel/MIT)
  - James Hoe (CMU)
  - John Kubiatowicz (UCB)
  - David Patterson (UCB)